# EEE 3571 Electronic Engineering I

# **Lecture 3: Analog Electronics Bipolar Junction Transistors**

Dr. Daliso Banda

daliso.banda@unza.zm

# Introduction



 On December 23, 1947, Dr.
 S. William Shockley, Dr.
 Walter H. Brattain and Dr.
 John Bardeen demonstrated the amplifying action of the first transistor at the Bell Telephone Laboratories.

Note that this lecture introduces a device with three terminals. You will find that all amplifiers have at least three terminals, with one controlling the flow or potential between the other two.



# Introduction

- Bipolar Junction Transistors (BJTs) are the main building blocks in electronic systems and are used in both analogue and digital applications.
- BJTs get their name *bipolar* from the fact that the current is carried by both polarities of charges, that is, by both electrons and holes, unlike Field Effect Transistors (FETs) which are *unipolar*.



# Introduction



# **Transistor Construction**

- □ The transistor is a three-layer semiconductor device consisting of either two n-and one p-type layers of material or two p- and one n-type layers of material.
- □ The former is called an *npn* transistor and the latter is called a *pnp* transistor.
- □ Fig. 1 shows both transistors with the proper dc biasing.



**Figure 1**: Types of transistors: (a) *pnp*; (b) *npn*.

- In lecture 4, we will find that dc biasing is necessary to establish the proper region of operation for ac amplification.
- □ The Emitter layer, E is heavily doped, with Base, B and Collector, C only lightly doped.
- The lower doping level decreases the conductivity of this material by limiting the number of "free" carriers.



## **Transistor Construction**

#### Example transistor structure.









# **Transistor Construction**

- Transistor based ICs are manufactured using Photolithography.
- Photolithography is an optical means of transferring a pattern on a substrate.



# **Transistor Operation**

- ❑ We will describe the basic operation of the transistor using the *pnp* transistor of Fig. 1a.
- □ Notice that the operation of *npn* transistor is exactly the same if the roles of played by the electron and hole are interchanged.
- □ In Fig. 2a the pnp BJT is redrawn without the base-to-collector bias.
- □ Note the similarity with the forward-biased diode in lecture 1. The depletion region has been reduced in width resulting in a heavy flow of majority carries from *p* to the *n*-type material.



**Figure 1**: Types of transistors: (a) *pnp* 





# **Transistor Operation**

- Now remove the base-to-emitter bias of the *pnp* BJT of Fig. 1a as shown in Fig. 2b.
- □ Notice the similarity with a reverse-biased diode, and recall that the flow of majority carriers is zero and only minority-carrier flow is present.
- Simply put, One p-n junction of a transistor is reversed-biased, whereas the other is forward-biased.



**Figure 1**: Types of transistors: (a) *pnp* 



Figure 2: Biasing a transistor (b) reverse-bias.

# **Transistor Operation Cont'd**

- One p-n junction of a transistor is reversed-biased, whereas the other is forward-biased.
- □ In Fig. 3 both biasing potentials have been applied with the resulting majorityand minority-carrier flow indicated.
- □ Since the sandwiched *n*-type material (base) is very thin and has low conductivity, a very small number of majority carriers will take this path of high resistance to the base terminal.
- Magnitude of base current is typically on the order of microamperes compared to milliamperes for Emitter and Collector current





# **Transistor Operation Cont'd**

- □ The bulk of the majority carriers will diffuse across the reverse-biased junction with relative ease because these injected carries will appear as minority carriers in the *n*-type material.
- Combining this with the fact that all minority carriers in the depletion region will cross the reverse-biased junction of a diode accounts for the flow indicated in Fig. 3.
- □ Applying Kirchhoff's current law (KCL) to the BJT of Fig. 3 as if it were a single node yields

$$I_E = I_C + I_B$$

□ Notice that the collector current has two components given by

$$I_{C} = I_{C,\text{majority}} + I_{CO,\text{minority}}$$
[2]

[1]

□ where  $I_c$  is measured in milliamperes, and  $I_{co}$  also called *leakage current* is measured in microamperes or nanoamperes.

# **Common-Base Configuration**

- □ Fig. 4 shows the BJT notation and symbols commonly used in practice for the common-base configuration with *pnp* and *npn* transistors.
- □ Common base terminology refers to the fact that the base is common to both the input and output. In addition the base is usually the terminal closest to ground potential.



- Throughout our lecture all current directions will refer to conventional (hole) flow rather than electron flow.
- For the BJT the arrow in the graphic symbol defines the direction of emitter current (conventional flow) through the device.

**Figure 4**: Common-base Configuration: (a) *pnp* transistor; (b) *npn* transistor.

- □ To describe the behavior of the common-base amplifier of Fig. 4 two sets of characteristics are required.
- One for the driving point or input parameters and the other for the output side.
- □ The input set as shown in Fig. 5 relates an input current  $(I_E)$  to an input voltage  $(V_{BE})$  for various levels of output voltage  $(V_{CB})$ .



**Figure 5**: Input or driving point characteristics for a common-base silicon transistor amplifier.





**Figure 6**: Output or collector characteristics for a common-base transistor amplifier.

The output set relates an output current  $(I_C)$  to an output voltage  $(V_{CB})$ for various input current  $(I_E)$  as shown in Fig. 6.

 The output or collector set of characteristics has three basic regions namely: the active, cutoff, and saturation regions.



- □ In the active region the base-emitter junction is forward biased, whereas the collector base junction is reverse-biased.
- ☐ The notation most frequently used for  $I_{co}$  on data and specification sheets is  $I_{CBO}$  (the collector-to-base current with the emitter leg open).
- □ Fig. 3.6 shows that as  $I_E \uparrow$  above zero, the  $I_C \uparrow$  to a magnitude essentially equal to that of  $I_E$  as determined by basic BJT current relations. Thus, we have the approximation in the active region of

$$I_C \cong I_E$$

In the cutoff region the base-emitter and collector-base junctions of a transistor are both reverse-biased. Thus,  $I_c = 0$  A.

[3]

- **The saturation region is that region of the characteristics to the left of**  $V_{CB} = 0$ V**.**
- □ In the saturation region the base-emitter and collector-base junctions are forward-biased.

■ Notice that drive-point characteristics of Fig. 5 are affected very little by increase in  $(V_{CB})$ . Thus, like the diode, approximate models can be used



**Figure 7**: Equivalent model to be employed for the base-to-emitter region of an amplifier in the dc mode.

[4]

☐ Once a transistor is in the "on" state, the base-to-emitter voltage will be assumed to be  $V_{BE} \cong 0.7 \text{ V}$ 



### **Example Common-Base Configuration**

- a) Using the characteristics of Fig. 6, determine the resulting collector current if  $I_E = 3 \text{ mA}$  and  $V_{CB} = 10 \text{ V}$ .
- b) Using the characteristics of Fig. 6, determine the resulting collector current if  $I_E$  remains at 3 mA but  $V_{CB}$  is reduced to 2 V.
- c) Using the characteristics of Fig. 5 and 6, determine  $V_{BE}$  if  $I_C = 4 \text{ mA}$  and  $V_{CB} = 20 \text{ V}$
- b) Repeat part (c) using the characteristics of Fig. 6 and 7c.

# [Solution]

- a) The characteristics clearly indicate that  $I_C \cong I_E = 3 \text{ mA}$ .
- b) The effect of changing  $V_{CB}$  is negligible and  $I_C$  continues to be 3 mA.
- c) From Fig. 3.6,  $I_E \cong I_C = 4 \text{ mA}$ . On Fig. 5 the resulting level of  $V_{BE}$  is about 0.74 V.
- d) Again from Fig. 3.6,  $I_E \cong I_C = 4 \text{ mA}$ . However, on Fig. 7c,  $V_{BE}$  is **0.7V** for any level of emitter current.

Alpha  $(\alpha)$ 

**DC Mode** In dc mode the levels of  $I_c$  and  $I_E$  due to the majority carriers are related by a quantity called *alpha* and defined by the following equation:

$$\alpha_{\rm dc} = \frac{I_C}{I_E}$$

[5]

 $\square$  where  $I_c$  and  $I_E$  are levels of current at the point of operation.

□ Much as Fig. 6 suggests that  $\alpha = 1$  practical devices have  $0.90 \le \alpha \le 0.998$ 

□ Since alpha is defined solely for majority carriers, Eq. (2) becomes

$$I_{C} = \alpha I_{E} + I_{CBO}$$

[6]

□ AC Mode For ac situations where the point of operation moves on the characteristic curve, an ac alpha (common-base, short-circuit, amplification factor) is defined by  $\Delta I_c$ 

$$\alpha_{\rm ac} = \frac{\Delta I_C}{\Delta I_E} \bigg|_{V_{CB} = \text{constant}}$$

#### **Biasing**

□ Proper biasing of common-base configuration in the active region can be determined quickly using  $I_C \cong I_E$  and assuming for the moment that  $I_B = 0 \mu A$ . This results in Fig. 8.



**Figure 8**: Establishing the proper biasing management for a common-base *pnp* transistor in the active region.





#### **Breakdown Region**

- As applied voltage  $V_{CB}$  increases there is a point where the curves take a dramatic upswing in Fig. 6.
- This is primarily due to an avalanche effect similar to that described for the diode in lecture 1.
- The largest permissible base-to-collector voltage is labeled BV<sub>CBO</sub> as shown in Fig.
   6. It is also referred to as V<sub>(BR)CBO</sub>
- Note that this limitation is only for the common-base configuration.



### **Common-Emitter Configuration**



**Figure 9**: Common-emitter configuration: (a) *npn* transistor; (b) *pnp* transistor.

Common-emitter configuration because the emitter is common to both the input (base) and output (collector) terminals.

Two sets of characteristics are once again necessary to describe fully its behavior: one for the input or base-emitter circuit and one for the output or collector-emitter circuit.





**Figure 10**: Characteristics of a silicon BJT in the common-emitter configuration: (a) collector characteristics; (b) base characteristics.

- □ Notice that applying Kirchhoff's current law to Fig. 9 yields,  $I_E = I_C + I_B$ and  $I_C = \alpha I_E$ , like was found in the common-base configuration.
- □ Here the output characteristics are a plot of output current  $(I_c)$  versus output voltage  $(V_{CE})$  for a range of values of input current  $(I_B)$ .
- □ The input characteristics are a plot of input current  $(I_B)$  versus the input voltage  $(V_{BE})$  for a range of values of the output voltage  $(V_{CE})$ .



- □ Note that the magnitude of  $I_B$  is in microamperes, compared to milliamperes of  $I_C$ .
- □ Furthermore, the curves of  $I_B$  in Fig. 10a are not horizontal which entails that  $V_{CE}$  will influence the magnitude of collector current.
- □ In the active region of a common-emitter amplifier, the base-emitter junction is forward-biased, whereas the collector-base junction is reverse-biased.
  - The active region of the common-emitter configuration can be employed for voltage, current, or power amplification.



- □ The cutoff region for the common-emitter configuration is not as well defined as for the common-base configuration.
- □ Note on the collector characteristic of Fig. 3.10 that  $I_c \neq 0$  A when  $I_B = 0$  A.
- The collector characteristics can thus be derived through manipulation of Eqs.
   [1] and [6]. That is,

Eq. [3.6]: 
$$I_C = \alpha I_E + I_{CBO}$$

Substitution gives Eq. [3.1]:  $I_C = \alpha (I_C + I_B) + I_{CBO}$ ;

Rearranging yields

$$I_{C} = \left(\frac{\alpha}{1-\alpha}\right) I_{B} + \left(\frac{1}{1-\alpha}\right) I_{CBO}$$

[8]

■ Now we let  $I_B = 0$  A, and substitute a typical value  $\alpha = 0.996$ , this yields,  $I_C = \left(\frac{\alpha}{1-\alpha}\right) (0 \text{ A}) + \left(\frac{1}{1-0.996}\right) I_{CBO}$ ;  $\Rightarrow I_C = \frac{I_{CBO}}{0.004} = 250 I_{CBO}$ ■ If we let  $I_{CBO} = 1 \ \mu\text{A}$ , the resulting collector current with  $I_B = 0$  A would be  $I_{CBO} = 250(1 \ \mu\text{A}) = 0.25 \text{ mA}$ , as shown in Fig. 10.

Thus for future reference, note that the collector current for  $I_B = 0 \ \mu A$  is given by

$$I_{CEO} = \frac{I_{CBO}}{1 - \alpha} \bigg|_{I_B = 0 \ \mu \text{A}}$$

- □ For linear (least distortion) amplification purposes, cutoff for the common-emitter configuration will be defined by  $I_C = I_{CEO}$ .
- ❑ When employed as a switch in the logic circuitry of a computer, a transistor will have two points of operation of interest: one in the cutoff and one in the saturation region.
- ➡ For the common-emitter configuration the input set of characteristics can be approximated by a straight-line equivalent depicted in Fig. 3.11.



**Figure 11** Piecewise-linear equivalent for the diode characteristics.

### **Example Common-Emitter Configuration**

- a) Using the characteristics of Fig. 10, determine  $I_c$  at  $I_B = 30 \ \mu A$  and  $V_{CE} = 10 \ V$ .
- b) Using the characteristics of Fig. 10, determine  $I_C$  at  $V_{BE} = 0.7$  V and  $V_{CE} = 15$  V

# [Solution]

- a) At the intersection of  $I_B = 30 \ \mu A$  and  $V_{CE} = 10 \ V$ ,  $I_C = 3.4 \ mA$
- b) Using Fig. 3.10b, we obtained  $I_B = 20 \ \mu A$  at the intersection of  $V_{BE} = 0.7 \ V$ and  $V_{CE} = 15 \ V$ . From Fig. 3.10a we find that  $I_C = 2.5 \ mA$  at the intersection of  $I_B = 20 \ \mu A$  and  $V_{CE} = 15 \ V$ .



Beta  $(\beta)$ 

**DC Mode** In the dc mode the levels of  $I_c$  and  $I_B$  are related by a quantity called beta and defined by

$$\beta_{\rm dc} = \frac{I_C}{I_B}$$
[10]

□ Where  $I_c$  and  $I_B$  are determined at a particular operating point on the characteristics.

- **Typical values fall in the range**  $50 \le \beta \le 400$ .
- □ On the specification sheets  $\beta_{dc}$  is usually included as  $h_{FE}$  with *h* derived from an ac hybrid equivalent circuit to be discussed latter.
- **AC Mode** For ac situations an ac beta is defined as follows:

$$\beta_{\rm ac} = \frac{\Delta I_C}{\Delta I_B} \bigg|_{V_{CE} = \text{const}}$$

ant

[11]

 $\beta_{ac} = h_{fe}$  is common-emitter, forward-current, amplification factor.

□ Let us determine  $\beta_{ac}$  for a region of the characteristics defined by a Q-point of  $I_B = 25 \ \mu A$  and  $V_{CE} = 7.5 \ V$ , as indicated in Fig. 3.12. Clearly



A relationship between  $\beta$  and  $\alpha$  is developed as follows. Recall that, and  $\alpha = I_C / I_E$ ;  $\Rightarrow I_E = I_C / \alpha$  $\beta = I_C / I_R ; \implies I_R = I_C / \beta$ Substituting into  $I_E = I_C + I_R$  $\frac{I_C}{\alpha} = I_C + \frac{I_C}{\beta} ; \qquad \Rightarrow \quad \frac{1}{\alpha} = 1 + \frac{1}{\beta} ;$ yields  $\alpha = \frac{\beta}{\beta + 1}$ thus, [12] $\beta = \frac{\alpha}{1 - \alpha}$ [13]  $I_{CEO} = \frac{I_{CBO}}{1 - \alpha} ; \implies I_{CEO} = (\beta + 1)I_{CBO} ;$ Furthermore, recall that [14]  $I_{CEO} \cong \beta I_{CBO}$ 

❑ Notice that beta is an important parameter in that it relates input and output currents for a common-emitter configuration. That is,

$$I_{C} = \beta I_{B}$$

$$I_{E} = I_{C} + I_{B} ; \implies I_{E} = \beta I_{B} + I_{B}$$

$$I_{E} = (\beta + 1) I_{B}$$
[15]

and since

thus,



#### **Biasing**

Proper biasing of a common-emitter amplifier for an *npn* transistor is such that currents flow as shown in Fig. 3.13.

#### **Figure 13** Proper biasing for commonemitter *npn* transistor configuration.



**Figure 14** Examining breakdown region of BJT in common-emitter configuration.

#### **Breakdown Region**

- There is a maximum *V*<sub>CE</sub> that can be applied and still remain in the active stable region of operation
- Noteworthy is the region of negative resistance where an increase in current is resulting in a drop in voltage against all odds for resistive elements.
- The breakdown voltage is labeled  $BV_{CEO}$  or  $V_{(BR)CEO}$ beyond which avalanche breakdown and punchthrough occur.



# **Common-Collector Configuration**

Use primarily for impedance-matching purposes since it has high input impedance and low output impedance.
 From a design perspective



**Figure 15** Common-collector configuration: (a) pnp transistor; (b) npn transistor.

From a design perspective, there is no need for a set of common-collector characteristics as the output characteristics are the same as for the common-emitter configuration.

- □ Here the horizontal voltage axis is obtained by simply changing the sign of  $V_{CE}$  of the common-emitter characteristics.
  - $I_c$  and  $I_E$  can be interchanged on the vertical axis without any difference.



## **Limits of Operation**

□ Some of the limits of operation are self-explanatory, such as maximum collector current (*continuous* collector current) and maximum collector-to-emitter voltage ( $BV_{CEO}$  or  $V_{(BR)CEO}$ ).

□ The maximum dissipation level is defined by the following equation:



## **Transistor Specification Sheet**

| MAXIMUM RATINGS                                                          |                                             |                  |            |                             |         |         |      |
|--------------------------------------------------------------------------|---------------------------------------------|------------------|------------|-----------------------------|---------|---------|------|
| Rating                                                                   | Symbol                                      | 2N4123           | Unit       |                             |         |         |      |
| Collector-Emitter Voltage                                                | V <sub>CEO</sub>                            | 30               | Vdc        | FAIR                        | CHILI   | D       |      |
| Collector-Base Voltage                                                   | VCBO                                        | 40               | Vdc        | SEMICO                      | NDUCTO  | Rтм     |      |
| Emitter-Base Voltage                                                     | VEBO                                        | 5.0              | Vdc        |                             | 2N/4    | 123     |      |
| Collector Current – Continuous                                           | I <sub>C</sub>                              | 200              | mAde       |                             | 2114    |         |      |
| Total Device Dissipation @ $T_A = 25^{\circ}C$<br>Derate above 25°C      | PD                                          | 625<br>5.0       | mw<br>mW°C |                             |         | 12      |      |
| Operating and Storage Junction<br>Temperature Range                      | Tj,Tstg                                     | -55 to +150      | °C         |                             |         | TO 82   |      |
| THERMAL CHARACTERISTICS                                                  |                                             |                  |            |                             | BE      | 10-92   |      |
| Characteristic                                                           | Symbol                                      | Max              | Unit       |                             | General | Purpose |      |
| Thermal Resistance, Junction to Case                                     | Røjc                                        | 83.3             | °C W       |                             | Trans   | sistor  |      |
| Thermal Resistance, Junction to Ambient                                  | R <sub>ØJA</sub>                            | 200              | °C W       |                             | NPN S   | Silicon |      |
| ELECTRICAL CHARACTERISTICS (                                             | $\Gamma_{\Lambda} = 25^{\circ}C \text{ ur}$ | less otherwise r | ioted)     |                             |         |         |      |
| Chara                                                                    | cteristic                                   |                  |            | Symbol                      | Min     | Max     | Unit |
| OFF CHARACTERISTICS                                                      |                                             |                  |            |                             |         |         |      |
| Collector-Emitter Breakdown Voltage (1)                                  |                                             |                  |            | V <sub>(BR)CEO</sub>        | 30      |         | Vdc  |
| $(I_{C} = 1.0 \text{ mAdc}, I_{E} = 0)$                                  |                                             |                  |            | V                           | 40      |         | N/I  |
| Collector-Base Breakdown Voltage<br>( $I_c = 10  \text{IAdc}, I_F = 0$ ) |                                             |                  |            | V (BR)CBO                   | 40      |         | Vdc  |
| Emitter-Base Breakdown Voltage                                           |                                             |                  |            | V <sub>(BR)ERO</sub>        | 5.0     | _       | Vdc  |
| $(I_E = 10 \ \mu Adc, I_C = 0)$                                          |                                             |                  |            | (DIC)LDO                    |         |         |      |
| Collector Cutoff Current                                                 |                                             |                  |            | I <sub>CBO</sub>            | -       | 50      | nAdc |
| $(v_{CB} = 20 \text{ vuc}, r_E = 0)$                                     |                                             |                  |            | Irmo                        |         | 50      | nAda |
| $(V_{BE} = 3.0 \text{ Vdc}, I_C = 0)$                                    |                                             |                  |            | 1280                        |         |         | inte |
| ON CHARACTERISTICS                                                       |                                             |                  |            |                             |         |         |      |
| DC Current Gain(1)                                                       |                                             |                  |            |                             |         |         |      |
| $(I_C = 2.0 \text{ mAde}, V_{CE} = 1.0 \text{ Vde})$                     |                                             |                  |            | $h_{\rm PE}$                | 50      | 150     | -    |
| $(I_C = 50 \text{ mAdc}, V_{CE} = 1.0 \text{ vdc})$                      |                                             |                  |            | Varia                       | 23      | - 0.3   | Vde  |
| $(I_C = 50 \text{ mAde}, I_B = 5.0 \text{ mAde})$                        |                                             |                  |            | <ul> <li>CE(sal)</li> </ul> |         | 0.5     | Vuc  |
| Base-Emitter Saturation Voltage(1)                                       |                                             |                  |            | V <sub>BE(sat)</sub>        | -       | 0.95    | Vdc  |
| $(I_C = 50 \text{ mAdc}, I_B = 5.0 \text{ mAdc})$                        |                                             |                  |            |                             |         |         |      |

Figure 17 Transistor specification sheet.

Department of Electrical & Electronic Engineering, School of Engineering, University of Zambia

It is the communication link between the manufacturer and user.

 Page 146 of [2] shows an example of specification sheet provided by Fairchild Semiconductor Corporation for 2N4123 npn transistor.

## **Transistor Casing and Terminal Identification**



**Figure 18** General-purpose or switching transistors (a) low power; (b) medium power; (c) medium to high power.



Figure 19 Transistor terminal identification.